

# INSTITUTE OF INFORMATION TECHNOLOGY JAHANGIRNAGAR UNIVERSITY

#### **Final Assignment**

**Course Tittle** : Digital Logic Design

**Course Code** : ICT – 2103

**Submission Date** : 03/08/2021

#### **Submitted To**

Dr. Md. Sazzadur Rahman

**Associate Professor** 

IIT - JU

#### **Submitted By**

Md. Shakil Hossain

Class Roll – 2023

Exam Roll - 192340

IIT - JU

#### Answer to the question no-1

1 -111-713

Given that

$$F_{1} = \chi' \chi' z' + \chi z$$

$$= \chi' \chi' z' + \chi (\chi + \chi') z$$

$$= \chi' \chi' z' + \chi \chi z + \chi' z'$$

$$= \sum (0, 7.5)$$

$$F_{2} = ny'z' + n'y'$$

$$= ny'z' + n'y'(z+z')$$

$$= ny'z' + n'yz + n'yz'$$

$$= \sum (4,3,2)$$

$$F_{3} = \chi' \chi'^{2} + \chi \chi'$$

$$= \chi' \chi'^{2} + \chi \chi'^{2} + \chi \chi'^{2}$$

$$= \chi' \chi'^{2} + \chi \chi'^{2} + \chi \chi'^{2}$$

$$= \sum_{i} (1,7,6)$$

## cir cuit:



#### Answer to the question no-2

State Diagram: 00,10/0
00/0 10/10
00/0 00/0 00/0 00/0 10,11/0

#### Primitive How table:

| Present State | Next State output 2 for 21 y inputs |      |       |     |  |  |
|---------------|-------------------------------------|------|-------|-----|--|--|
|               | 00                                  | 01   | 10    | 11  |  |  |
| Α             | <b>(A)</b> , <b>(</b> 0             | 8.0  | B),0  | _   |  |  |
| В             | c.0                                 | 19,0 | -     | A.0 |  |  |
| C             | A.0                                 | В, О | D, 0  | -   |  |  |
| D             | E,0                                 | -    | A , O | A,0 |  |  |
| F             | A,0                                 | В, О | F, 0  | _   |  |  |
| F             | a.0                                 | -    | A . O | A,0 |  |  |
| CZ            | A,0                                 | B, 1 | A.0   |     |  |  |

ane equal.

## Answer to the question no-3

Desired diagram:
Desired diagram:
Desired diagram:
Desired delay flip-flop which Provide delay for Grome time and give output same as input. Next state and input of flip-flop

n is input and y is output A(t+1) = An + BnB(t+1) = A'nY = (A+B)n'

A (±+1), B (±+1) ane nent states In D flip-flop
to get the nent states A (±+1), B(±+1) for
to get the nent state value
A, B. we have to give nent state value
to D of D flip-flop so sequetial circuit
to D of D flip-flop so sequetial circuit
will be:

### Sequential circuits



#### ii) State table:

In state table here four sections Present state input next state output list all Passible binary combination of Present State and input Determine next states and outputs from the logical diagram or from the State equation.

$$A(J+1) = An + Bn$$

$$B(J+1) = A'n$$

$$Y = (A+B)n'$$

m flip-flops and n inputs 2 m+n nows.

| Present State |   | input | Nent state |   | Output |
|---------------|---|-------|------------|---|--------|
| Α             | В | (n)   | A          | B | (8)    |
| 0             | 0 | 0     | 0          | 0 | 0      |
| 0             | 0 | 1     | 0          | 1 | 0      |
| 0             | 1 | 0     | 0          | 0 | 1      |
| 0             |   | 1     | 1          | 1 | 0      |
| 1             | 0 | 0     | 0          | 0 | 1      |
| 1             | 0 | 1     | 1          | 0 | 0      |
|               | 1 | 0     | 0          | 0 | 1      |
| 1             | 1 | ı     | 1          | 0 | 0      |

## iii) State Diagnam:

Second form of the state tables

| Present<br>State | Nent | State | Output |      |
|------------------|------|-------|--------|------|
|                  | 21=0 | N=1   | N=0    | 71=1 |
| AB               | AB   | AB    | 7      | Y    |
| 0.0              | 0 0  | 61    | 0      | 0    |
| 01               | 00   | 11    | 1      | 0    |
| 10               | 00   | 10    | 1      | 0    |
| 1 1              | 00   | 10    | l      | 0    |

## State diagram:



## THE END